









#### **Features**

- Small SMD package: 2.0 x 1.2 mm (2012)<sup>[1]</sup>
- Pin-compatible to 2012 XTAL SMD package
- Fixed 32.768 kHz output frequency
- <20 ppm frequency tolerance
- Ultra-low power: <1 µA
- Supports coin-cell or super-cap battery backup voltages
- Vdd supply range: 1.5V to 3.63V over -40°C to +85°C
- Oscillator output eliminates external load caps
- Internal filtering eliminates external Vdd bypass cap
- NanoDrive<sup>™</sup> programmable output swing for lowest power

### **Applications**

- Mobile Phones, Tablets, Health and Wellness Monitors, Fitness Watches
- Sport Video Cams, Wireless Keypads, Ultra-Small Notebook PC
- Pulse-per-Second (pps) Timekeeping, RTC Reference Clock

Note: 1. For the smallest 32 kHz XO in CSP (1.2mm²), consider the YSO1532MK



### **Electrical Characteristics**

| Parameter                          | Symbol         | Min. | Тур.         | Max.       | Unit       | Condition                                                                                             |  |  |  |
|------------------------------------|----------------|------|--------------|------------|------------|-------------------------------------------------------------------------------------------------------|--|--|--|
|                                    |                |      | Freq         | uency and  | Stability  |                                                                                                       |  |  |  |
| Fixed Output Frequency             | Fout           |      | 32.768       |            | kHz        |                                                                                                       |  |  |  |
| Frequency Stability                |                |      |              |            |            |                                                                                                       |  |  |  |
| Frequency Tolerance [2]            | F_tol          |      |              | 20         | ppm        | $T_A = 25$ °C, post reflow, Vdd: 1.5V – 3.63V.                                                        |  |  |  |
|                                    |                |      |              | 75         |            | $T_A = -10^{\circ}\text{C to } +70^{\circ}\text{C}, \text{ Vdd: } 1.5\text{V} - 3.63\text{V}.$        |  |  |  |
| Frequency Stability [3]            | F_stab         |      |              | 100        | ppm        | $T_A = -40$ °C to +85°C, Vdd: 1.5V – 3.63V.                                                           |  |  |  |
|                                    |                |      |              | 250        |            | $T_A = -10^{\circ}\text{C} \text{ to } +70^{\circ}\text{C}, \text{ Vdd: } 1.2\text{V} - 1.5\text{V}.$ |  |  |  |
| 25°C Aging                         |                | -1   |              | 1          | ppm        | 1st Year                                                                                              |  |  |  |
|                                    |                | S    | upply Voltag | e and Curr | ent Consun | nption                                                                                                |  |  |  |
| Operating Supply Voltage           | Vdd            | 1.2  |              | 3.63       | V          | $T_A = -10^{\circ} \text{C to } +70^{\circ} \text{C}$                                                 |  |  |  |
| Operating Supply Voltage           |                | 1.5  |              | 3.63       | V          | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$                                                   |  |  |  |
|                                    | ldd            |      | 0.90         |            | μΑ         | T <sub>A</sub> = 25°C, Vdd: 1.8V. No load                                                             |  |  |  |
| Core Operating Current [4]         |                |      |              | 1.3        |            | $T_A = -10$ °C to +70°C, Vdd max: 3.63V. No load                                                      |  |  |  |
|                                    |                |      |              | 1.4        |            | $T_A = -40$ °C to +85°C, Vdd max: 3.63V. No load                                                      |  |  |  |
| Output Stage Operating Current [4] | ldd_out        |      | 0.065        | 0.125      | μΑ/Vpp     | $T_A = -40$ °C to +85°C, Vdd: 1.5V – 3.63V. No load                                                   |  |  |  |
| Power-Supply Ramp                  | t_Vdd_<br>Ramp |      |              | 100        | ms         | T <sub>A</sub> = -40°C to +85°C, 0 to 90% Vdd                                                         |  |  |  |
| Ctt T:t D [5]                      | t_start        |      | 180          | 300        | ms         | $T_A = -40^{\circ}C \le T_A \le +50^{\circ}C$ , valid output                                          |  |  |  |
| Start-up Time at Power-up [5]      |                |      |              | 450        |            | $T_A = +50$ °C < $T_A \le +85$ °C, valid output                                                       |  |  |  |
| Operating TemperatureRange         |                |      |              |            |            |                                                                                                       |  |  |  |
| Commercial Temperature             | T use          | -10  |              | 70         | °C         |                                                                                                       |  |  |  |
| Industrial Temperature             | 1_036          | -40  |              | 85         | °C         |                                                                                                       |  |  |  |

#### Notes:

- 2. Measured peak-to-peak. Tested with Agilent 53132A frequency counter. Due to the low operating frequency, the gate time must be ≥100 ms to ensure an accurate frequency measurement.
- Including including in the state of the stat
- Core operating current does not include output driver operating current or load current. To derive total operating current (no load), add core operating current + (0.065 μΑ/V) \* (peak-to-peak output Voltage swing).
- 5. Measured from the time Vdd reaches 1.5V.









## **Electrical Characteristics (continued)**

| Parameter                                                                                          | Symbol | Min.     | Тур.             | Max.       | Unit              | Condition                                                                                                                                                                                                                                 |  |  |
|----------------------------------------------------------------------------------------------------|--------|----------|------------------|------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| LVCMOS Output Option, T <sub>A</sub> = -40°C to +85°C, typical values are at T <sub>A</sub> = 25°C |        |          |                  |            |                   |                                                                                                                                                                                                                                           |  |  |
| Output Bica/Fall Time                                                                              | tr, tf |          | 100              | 200        | ns                | 10-90% (Vdd), 15 pF load, Vdd = 1.5V to 3.63V                                                                                                                                                                                             |  |  |
| Output Rise/Fall Time                                                                              |        |          |                  | 50         |                   | 10-90% (Vdd), 5 pF load, Vdd ≥ 1.62V                                                                                                                                                                                                      |  |  |
| Output Clock Duty Cycle                                                                            | DC     | 48       |                  | 52         | %                 |                                                                                                                                                                                                                                           |  |  |
| Output Voltage High                                                                                | VOH    | 90%      |                  |            | V                 | Vdd: 1.5V – 3.63V. I <sub>OH</sub> = -10 μA, 15 pF                                                                                                                                                                                        |  |  |
| Output Voltage Low                                                                                 | VOL    |          |                  | 10%        | V                 | Vdd: 1.5V – 3.63V. I <sub>OL</sub> = 10 μA, 15 pF                                                                                                                                                                                         |  |  |
|                                                                                                    |        | NanoDriv | e™ Progr         | ammable, l | Reduced Sv        | ving Output                                                                                                                                                                                                                               |  |  |
| Output Rise/Fall Time                                                                              | tf, tf |          |                  | 200        | ns                | 30-70% (V <sub>OL</sub> /V <sub>OH</sub> ), 10 pF Load                                                                                                                                                                                    |  |  |
| Output Clock Duty Cycle                                                                            | DC     | 48       |                  | 52         | %                 |                                                                                                                                                                                                                                           |  |  |
| AC-coupled Programmable<br>Output Swing                                                            | V_sw   |          | 0.20 to<br>0.80  |            | V                 | YSO1533MK does not internally AG-couple. This output description is intended for a receiver that is AC-coupled. See Table 2 for acceptable NanoDrive swing options.<br>Vdd: 1.5V $-$ 3.63V, 10 pF Load, $I_{OH}/I_{OL} = \pm 0.2~\mu A$ . |  |  |
| DC-Biased Programmable<br>Output Voltage High Range                                                | VOH    |          | 0.60 to<br>1.225 |            | V                 | Vdd: 1.5V – 3.63V. $I_{OH}$ = -0.2 $\mu A,10$ pF Load. See Table 1 for acceptable $V_{OH}/V_{OL}$ setting levels.                                                                                                                         |  |  |
| DC-Biased Programmable<br>Output Voltage Low Range                                                 | VOL    |          | 0.35 to<br>0.80  |            | V                 | Vdd: 1.5V – 3.63V. $I_{OL}$ = 0.2 $\mu A,~10$ pF Load. See Table 1 for acceptable $V_{OH}/V_{OL}$ setting levels.                                                                                                                         |  |  |
| Programmable Output Voltage<br>Swing Tolerance                                                     |        | -0.055   |                  | 0.055      | V                 | T <sub>A</sub> = -40°C to +85°C, Vdd = 1.5V to 3.63V.                                                                                                                                                                                     |  |  |
| Period Jitter                                                                                      | T_jitt |          | 35               |            | ns <sub>RMS</sub> | Cycles = 10,000, T <sub>A</sub> = 25°C, Vdd = 1.5V - 3.63V                                                                                                                                                                                |  |  |

## **Pin Configuration**

| SMD<br>Pin | Symbol  | I/O                    | Functionality                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------|---------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | NC      | No Connect             | No Connect. Will not respond to any input signal. When interfacing to an MCU's XTAL input pins, this pin is typically connected to the receiving IC's X Out pin. In this case, the YSO1533MK will not be affected by the signal on this pin. If not interfacing to an XTAL oscillator, leave pin1 floating (no connect).                                                                                            |
| 2          | GND     | Power Supply<br>Ground | Connect to ground. All GND pins must be connected to power supply ground.                                                                                                                                                                                                                                                                                                                                           |
| 3          | CLK Out | OUT                    | Oscillator clock output. When interfacing to an MCU's XTAL, the CLK Out is typically connected to the receiving IC's X IN pin. The YSO1533MK oscillator output includes an internal driver. As a result, the output swing and operation is not dependent on capacitive loading. This makes the output much more flexible, layout independent, and robust under changing environmental and manufacturing conditions. |
| 4          | Vdd     | Power Supply           | Connect to power supply 1.5V ≤ Vdd≤ 3.63V for operation over -40°C to +85°C temperature range. Under normal operatingconditions, Vdd does not require external bypass/decoupling capacitor(s). Internal powersupply filtering will reject more than ±150 mVpp with frequency components through 10MHz.Contact factory for applications that require a wider operating supply voltage range.                         |

## SMD Package (Top View)











## **Dimensions and Patterns**



## **PART Number Guide**

| Quartz Crystal Oscillator | Dimensions | Frequency<br>(Hz) | Frequency<br>Stability<br>Overall<br>(ppm) | Output | Pin | Material | Operating Temp.<br>Range |
|---------------------------|------------|-------------------|--------------------------------------------|--------|-----|----------|--------------------------|
| О                         | 2012       | 32768K            | S                                          | D14    | 4   | M        | I                        |









## **System Block Diagram**



Figure 1.

### **Absolute Maximum**

Attempted operation outside the absolute maximum ratings may cause permanent damage to the part. Actual performance of the IC is only guaranteed within the operational specifications, not at absolute maximum ratings.

| Parameter                                          | Test Condition                   | Value        | Unit |  |  |
|----------------------------------------------------|----------------------------------|--------------|------|--|--|
| Continuous Power Supply Voltage Range (Vdd)        |                                  | -0.5 to 3.63 | V    |  |  |
| Short Duration Maximum Power Supply Voltage (Vdd)  | ≤30 minutes, over -40°C to +85°C | 4.0          | V    |  |  |
| Continuous Maximum Operating Temperature Range     | Vdd = 1.5V - 3.63V               | 105          | °C   |  |  |
| Short Duration Maximum Operating Temperature Range | Vdd = 1.5V - 3.63V, ≤30 mins     | 125          | °C   |  |  |
| Human Body Model ESD Protection                    | HBM, JESD22-A114                 | 3000         | V    |  |  |
| Charge-Device Model (CDM) ESD Protection           | JESD220C101                      | 750          | V    |  |  |
| Machine Model (MM) ESD Protection                  | T <sub>A</sub> = 25°C            | 300          | V    |  |  |
| Latch-up Tolerance                                 | JESD78 Compliant                 |              |      |  |  |
| Mechanical Shock Resistance                        | Mil 883, Method 2002             | 10,000       | g    |  |  |
| Mechanical Vibration Resistance                    | Mil 883, Method 2007             | 70           | g    |  |  |
| 2012 SMD Junction Temperature                      |                                  | 150          | °C   |  |  |
| Storage Temperature                                |                                  | -65°C to 150 | 0°C  |  |  |









#### **XTAL Footprint Compatibility (SMD Package)**

The YSO1533MK is a replacement to the 32 kHz XTAL in the 2.0x 1.2 mm (2012) package. Unlike XTAL resonators, YXC's silicon MEMS oscillators require a power supply (Vdd) and ground (GND) pin. Vdd and GND pins are conveniently placed between the two large XTAL pins. When using the YXC Solder Pad Layout (SPL), the YSO1533MK footprint is compatible with existing 32 kHz XTALs in the 2012 SMD package. Figure2 shows the comparison between the quartz XTAL footprint and the YXC footprint. For applications that require the smallest footprint solution, consider the YSO1532MK XO available in a 1.2mm<sup>2</sup> CSP.



Figure 2. YSO1533MK Footprint Compatibility with Quartz XTAL Footprint [6]

#### **Frequency Stability**

The YSO1533MK is factory calibrated (trimmed) to guarantee frequency stability to be less than 20 ppm at room temperature and less than 100 ppm over the full -40°C to +85°C temper-ature range. Unlike quartz crystals that have a classic tuning fork parabola temperature curve with a 25°C turnover point, the YSO1533MK temperature coefficient is extremely flat across temperature. The device maintains less than 100 ppm frequency stability over the full operating temperature range when the operating voltage is between 1.5 and 3.63V as shown in Figure 3. Functionality is guaranteed over the 1.2V - 3.63V operating supply voltage range. However, frequency stability degrades below 1.5V and steadily degrades as it approaches the 1.2V minimum supply due to the internal regulator limitations. Between 1.2V and 1.5V, the frequency stability is 250 ppm max over temperature. When measuring the YSO1533MK output frequency with a frequency counter, it is important to make sure the counter's gate time is ≥100ms. The slow frequency of a 32 kHz clock will give false readings with faster gate times.



Figure 3. MEMS vs. Quartz

## **Power Supply Noise Immunity**

The YSO1533MK is an ultra-small 32 kHz oscillator. In addition to eliminating external output load capacitors common with standard XTALs, this device includes special power supply filtering and thus, eliminates the need for an external Vdd by pass-decoupling capacitor. This feature further simplifies the design and keeps the footprint as small aspossible.Internal power supply filtering is designed to reject AC-noise greater than ±150 mVpp magnitude and beyond 10 MHz frequency component.

#### **Output Voltage**

The YSO1533MK has two output voltage options. One option is a standard LVCMOS output swing. The second option is the NanoDrive reduced swing output. Output swing is customer specific and programmed between 200 mV and 800 mV. For DC-coupled applications, output  $V_{OH}$  and  $V_{OL}$  are individually fctory programmed to the customers' requirement. VOH programming range is between 600 mV and 1.225 V in 100 mVincrements. Similarly,  $V_{OL}$  programming range is between 350 mV and 800 mV. For example; a PMIC or MCU is internally 1.8V logic compatible, and requires a1.2VV<sub>IH</sub> and a 0.6V VIL. Simply select YSO1533MK NanoDrive factory programming code to be "D14" and the correct output thresholds will match the downstream PMIC or MCU input requirements.Interface logic will vary by manufacturer and we recommend that you review the input voltage requirements for the input interface. For DC-biased NanoDrive output configuration, the minimum  $V^{\text{OL}}$  is limited to 350mV and the maximum allowable swing ( $V_{OH}$  -  $V_{OL}$ ) is 750mV. For example, 1.1V  $V_{OH}$  and 400mV  $V_{OL}$  is acceptable, but 1.2V  $V_{OH}$  and 400 mV V<sub>OI</sub> is not acceptable. When the output is interfacing to an XTAL input that is inter-nally AC-coupled, the YSO1533MK output can be factory programmed to match the input swing requirements.

#### Power-up

The YSO1533MK starts-up to a valid output frequency within 300 ms (150ms typ). To ensure the device starts-up within the specified limit, make sure the power-supply ramps-up in approximately 10 - 20 ms (to within 90% of Vdd). Start-up time is measured from the time Vdd reaches 1.5V. For applications that operate between 1.2V and 1.5V, the start-up time will be longer.

Note:

ote:
6. On the YXC device, X IN is not internally connected and will not respond to any signal. It is acceptable to connect to chipset X OUT.









#### YSO1533MK NanoDrive™

Figure 4 shows a typical YSO1533MK output waveform (into a10 pF load) when factory programmed for a 0.70V swing and DC bias ( $V_{OH}/V_{OL}$ ) for 1.8V logic:

#### Example

- NanoDrive<sup>™</sup> part number coding: D14. Example part number: O201232768KSD144MI
- $V_{OH} = 1.1V$ ,  $V_{OL} = 0.4V$  ( $V_{sw} = 0.70V$ )



Figure 4.O201232768KSD144MI Output Waveform (10 pFload)

Table 1 shows the supported NanoDrive<sup>™</sup>  $V_{OH}$ ,  $V_{OL}$  factory programming options.

Table 1. Acceptable  $V_{OH}/V_{OL}$  NanoDrive<sup>TM</sup> Levels

| NanoDrive | V <sub>OH</sub> (V) | V <sub>OL</sub> (V) | Swing (mV) | Comments              |
|-----------|---------------------|---------------------|------------|-----------------------|
| D26       | 1.2                 | 0.6                 | 600 ±55    | 1.8V logic compatible |
| D14       | 1.1                 | 0.4                 | 700 ±55    | 1.8V logic compatible |
| D74       | 0.7                 | 0.4                 | 300 ±55    | XTAL compatible       |
| AA3       | n/a                 | n/a                 | 300 ±55    | XTAL compatible       |

The values listed in Tables 1 nominal values at 25°C and will exhibit a tolerance of ±55 mV across Vdd and -40°C to 85°C operating temperature range.

#### YSO1533MK Full Swing LVCMOS Output

The YSO1533MK can be factory programmed to generate full - swing LVCMOS levels. Figure 5 shows the typical LVCMOS waveform (Vdd = 1.8V) at room temperature into a 15 pF load.



Figure 5. LVCMOS Waveform (Vdd = 1.8V) into 15 pF Load

#### Example:

- LVCMOS output part number coding is always DCC
- Example part number: O201232768KSDCC4MI

## Calculating Load Current

#### **No Load Supply Current**

When calculating no-load power for the YSO1533MK, the core and output driver components need to be added. Since the output voltage swing can be programmed for reduced swing between 300 mV and 700 mV, the output driver current is variable. Therefore, no-load operating supply current is broken into two sections; core and output driver. The equation is as follows:

Total Supply Current (no load) =  $I_{dd}$  Core + (65nA/V)(Vout<sub>pp</sub>)

#### Example 1: Full-swing LVCMOS

- Vdd = 1.8V
- Idd Core = 900nA (typ)
- Vout<sub>pp</sub> = 1.8V (LVCMOS)

Supply Current = 900nA + (65nA/V)(1.8V) = 1017nA

#### Example 2: NanoDrive™ Reduced Swing

- Vdd = 1.8V
- Idd Core = 900nA (typ)
- $Vout_{pp}(D14) = V_{OH} V_{OL} = 1.1V 0.4V = 700mV$

Supply Current = 900nA + (65nA/V)(0.7V) = 946nA

#### **Total Supply Current with Load**

To calculate the total supply current, including the load, follow the equation listed below. Note the 27% reduction in power with a 1.8V logic compatible NanoDrive  $^{\text{TM}}$  output voltage.

Total Current = Idd Core + Idd Output Driver (65nA/V\*Vout<sub>pp</sub>) + Load Current (C\*V\*F)

### Example 1: Full-swing LVCMOS

- Vdd = 1.8V
- Idd Core = 900nA
- Load Capacitance = 10pF
- Idd Output Driver: (65nA/V)(1.8V) = 117nA
- Load Current: (10pF)(1.8V)(32.768kHz) = 590nA
- Total Current = 900nA+117nA+590nA = 1.6µA

## Example 2: NanoDrive™ Reduced Swing

- Vdd = 1.8V
- Idd Core = 900nA
- Load Capacitance = 10pF
- $Vout_{pp}$  (D14):  $V_{OH} V_{OL} = 1.1V 0.4V = 700mV$
- Idd Output Driver: (65nA/V)(0.7V) = 46nA
- Load Current: (10pF)(0.7V)(32.768kHz) = 229nA
- Total Current = 900nA + 46nA + 229nA = 1.175µA









## **Typical Operating Curves**

(T<sub>A</sub> = 25°C, Vdd = 1.8V, unless otherwise stated)

## **Initial Tolerance Histogram**



## Frequency Stability over Temperature



## **Core Current over Temperature**



## **Output Stage Current over Temperature**



## Start-up Time











## **Power Supply Noise Rejection**

(±150mV Noise)



## NanoDrive™ Output Waveform

 $(V_{OH} = 1.1V, V_{OL} = 0.4V; O201232768KSD144MI)$ 



## **LVCMOS Output Waveform**

 $(V_{swing} = 1.8V,O201232768KSDCC4MI)$ 

